Skip to main content
U.S. Department of Energy
Office of Scientific and Technical Information

Design and performance of VLSI based parallel multiplier

Conference ·
OSTI ID:5257882

The VLSI design and layout of a (log /sup 2/n) time n-bit binary parallel multiplier for two unsigned operands is introduced. The proposed design consists of partitioning the multiplier and multiplicand bits into four groups of n/4 bits each and then reducing the matrix of sixteen product terms using three to two parallel counters and a brent-kung (log n) time parallel adder. Area-time performance of the present scheme has been compared with the existing schemes for parallel multipliers. Regular and recursive design of the multiplier is shown to be suitable for vlsi implementation and an improved table lookup multiplier has been used to form the basis of the recursive design scheme. 17 references.

OSTI ID:
5257882
Country of Publication:
United States
Language:
English

Similar Records

VLSI layout for a pipelined dadda multiplier
Journal Article · Sun May 01 00:00:00 EDT 1983 · ACM Trans. Comput. Syst.; (United States) · OSTI ID:5304269

Canonical bit-sequential multiplier
Journal Article · Sun Aug 01 00:00:00 EDT 1982 · IEEE Trans. Comput.; (United States) · OSTI ID:5001097

A two-dimensional advanced systolic array and its arithmetic architecture and design
Thesis/Dissertation · Sat Dec 31 23:00:00 EST 1988 · OSTI ID:6596382