The single-chip FASTBUS Slave Interface
A single-chip implementation of the general-purpose FASTBUS Slave Interface (FSI) has been developed in ECL gate-array technology. The FSI will occupy only 1.6% of the available circuit board space while providing a complete 32-bit interface to the FASTBUS. All mandatory slave-interface requirements of IEEE 960 are supported, in addition to several non-mandatory requirements and the optional, extended MS code features. Geographic, logical, and broadcast addressing are implemented using on-chip registers. An optional multiple-module addressing technique is included that allows participating modules residing on a common crate or cable segment to respond as if individually addressed in sequence. The user interface provided by the FSI allows control of slave status-response and connection timing for both address and data cycles. The BIT1 ECL array technology used for the FSI allows direct connections to the FASTBUS, eliminating the need for external driver/receiver buffers. 5 refs., 2 figs., 2 tabs.
- Research Organization:
- Scientific Systems International, Los Alamos, NM (USA)
- Sponsoring Organization:
- DOE/ER
- DOE Contract Number:
- AC02-87ER80454
- OSTI ID:
- 5213802
- Report Number(s):
- CONF-891087-13; ON: DE90004171
- Country of Publication:
- United States
- Language:
- English
Similar Records
The single-chip FASTBUS slave interface
An integrated high performance Fastbus slave interface