Skip to main content
U.S. Department of Energy
Office of Scientific and Technical Information

Reconfigurable VLSI architecture for a database processor

Book ·
OSTI ID:5248877

This work brings together the processing potential offered by regularly structured VLSI processing units and the architecture of a database processor-the relational associative processor (RAP). The main motivations are to integrate a RAP cell processor on a few VLSI chips and improve performance by employing procedures exploiting these VLSI chips and the system level reconfigurability of processing resources. The resulting VLSI database processor consists of parallel processing cells that can be reconfigured into a large processor to execute the hard operations of projection and semijoin efficiently. It is shown that such a configuration can provide 2 to 3 orders of magnitude of performance improvement over previous implementations of the RAP system in the execution of such operations. 27 refs.

OSTI ID:
5248877
Country of Publication:
United States
Language:
English

Similar Records

VLSI processor architectures
Journal Article · Tue Jun 01 00:00:00 EDT 1982 · Computer; (United States) · OSTI ID:5000932

A reconfigurable fully parallel associative processor
Journal Article · Tue Jan 31 23:00:00 EST 1989 · Journal of Parallel and Distributed Computing; (USA) · OSTI ID:5145355

High-speed multi-purpose VLSI digital processor
Conference · Fri Dec 31 23:00:00 EST 1982 · OSTI ID:5198125