Enhancing instruction scheduling with a block-structured ISA
- Univ. of Michigan, Ann Arbor, MI (United States)
It is now generally recognized that not enough parallelism exists within the small basic blocks of most general purpose programs to satisfy high performance processors. Thus, a wide variety of techniques have been developed to exploit instruction level parallelism across basic block boundaries. In this paper we discuss some previous techniques along with their hardware and software requirements. Then we propose a new paradigm for an instruction set architecture (ISA): block-structuring. This new paradigm is presented, its hardware and software requirements are discussed and the results from a simulation study are presented. We show that a block-structured ISA utilizes both dynamic and compile-time mechanisms for exploiting instruction level parallelism and has significant performance advantages over a conventional ISA.
- Sponsoring Organization:
- USDOE
- OSTI ID:
- 441447
- Journal Information:
- International Journal of Parallel Programming, Vol. 23, Issue 3; Other Information: PBD: Jun 1995
- Country of Publication:
- United States
- Language:
- English
Similar Records
Profile-assisted instruction scheduling
Data Locality Enhancement of Dynamic Simulations for Exascale Computing (Final Report)