Skip to main content
U.S. Department of Energy
Office of Scientific and Technical Information

Hybrid memory module bridge network and buffers

Patent ·
OSTI ID:1485288

Systems, apparatuses, and methods for implementing a hybrid memory module bridge network and buffers are disclosed. A system includes one or more host processors and multiple memory modules. Each memory module includes a relatively low pin count, high-bandwidth serial link to one or more other memory modules to perform inter-memory data transfers without consuming host-memory bandwidth. In one embodiment, a first memory module acts as a cache and a second memory module acts as the main memory for the system. The traffic between the host and the first memory module utilizes a first interface, and the cache traffic between the first and second memory modules utilizes a second interface. Cache line fill and writeback transfers between the first and second memory modules occur in parallel with timing-critical cache demand accesses from the host, in a latency-tolerant and buffered manner, without interfering with the cache demand accesses.

Research Organization:
Lawrence Livermore National Laboratory (LLNL), Livermore, CA (United States)
Sponsoring Organization:
USDOE
DOE Contract Number:
AC52-07NA27344
Assignee:
Advanced Micro Devices, Inc. (Santa Clara, CA)
Patent Number(s):
10,095,421
Application Number:
15/331,582
OSTI ID:
1485288
Country of Publication:
United States
Language:
English

Similar Records

Runtime extension for neural network training with heterogeneous memory
Patent · Tue Oct 03 00:00:00 EDT 2023 · OSTI ID:2293673

Resource-aware compression
Patent · Mon Jan 02 23:00:00 EST 2023 · OSTI ID:1986992

Selective data retrieval based on access latency
Patent · Mon Dec 09 23:00:00 EST 2019 · OSTI ID:1600387

Related Subjects