Skip to main content
U.S. Department of Energy
Office of Scientific and Technical Information

Low latency asynchronous interface circuits

Patent ·
OSTI ID:1364405
In one form, a logic circuit includes an asynchronous logic circuit, a synchronous logic circuit, and an interface circuit coupled between the asynchronous logic circuit and the synchronous logic circuit. The asynchronous logic circuit has a plurality of asynchronous outputs for providing a corresponding plurality of asynchronous signals. The synchronous logic circuit has a plurality of synchronous inputs corresponding to the plurality of asynchronous outputs, a stretch input for receiving a stretch signal, and a clock output for providing a clock signal. The synchronous logic circuit provides the clock signal as a periodic signal but prolongs a predetermined state of the clock signal while the stretch signal is active. The asynchronous interface detects whether metastability could occur when latching any of the plurality of the asynchronous outputs of the asynchronous logic circuit using said clock signal, and activates the stretch signal while the metastability could occur.
Research Organization:
Lawrence Livermore National Laboratory (LLNL), Livermore, CA (United States)
Sponsoring Organization:
USDOE
DOE Contract Number:
AC52-07NA27344
Assignee:
ADVANCED MICRO DEVICES, INC.
Patent Number(s):
9,685,953
Application Number:
15/261,438
OSTI ID:
1364405
Country of Publication:
United States
Language:
English

Similar Records

Digital time delay
Patent · Fri May 09 00:00:00 EDT 1986 · OSTI ID:6759992

Methods and systems of synchronizer selection
Patent · Tue Mar 22 00:00:00 EDT 2016 · OSTI ID:1532154

High resolution digital delay timer
Patent · Thu Dec 31 23:00:00 EST 1987 · OSTI ID:866473

Related Subjects