skip to main content
OSTI.GOV title logo U.S. Department of Energy
Office of Scientific and Technical Information

Title: Near-memory data reorganization engine

Abstract

A memory subsystem package is provided that has processing logic for data reorganization within the memory subsystem package. The processing logic is adapted to reorganize data stored within the memory subsystem package. In some embodiments, the memory subsystem package includes memory units, a memory interconnect, and a data reorganization engine ("DRE"). The data reorganization engine includes a stream interconnect and DRE units including a control processor and a load-store unit. The control processor is adapted to execute instructions to control a data reorganization. The load-store unit is adapted to process data move commands received from the control processor via the stream interconnect for loading data from a load memory address of a memory unit and storing data to a store memory address of a memory unit.

Inventors:
;
Publication Date:
Research Org.:
Lawrence Livermore National Lab. (LLNL), Livermore, CA (United States)
Sponsoring Org.:
USDOE
OSTI Identifier:
1440026
Patent Number(s):
9,965,187
Application Number:
15/047,173
Assignee:
Lawrence Livermore National Security, LLC (Livermore, CA) LLNL
DOE Contract Number:  
AC52-07NA27344
Resource Type:
Patent
Resource Relation:
Patent File Date: 2016 Feb 18
Country of Publication:
United States
Language:
English

Citation Formats

Gokhale, Maya, and Lloyd, G. Scott. Near-memory data reorganization engine. United States: N. p., 2018. Web.
Gokhale, Maya, & Lloyd, G. Scott. Near-memory data reorganization engine. United States.
Gokhale, Maya, and Lloyd, G. Scott. Tue . "Near-memory data reorganization engine". United States. doi:. https://www.osti.gov/servlets/purl/1440026.
@article{osti_1440026,
title = {Near-memory data reorganization engine},
author = {Gokhale, Maya and Lloyd, G. Scott},
abstractNote = {A memory subsystem package is provided that has processing logic for data reorganization within the memory subsystem package. The processing logic is adapted to reorganize data stored within the memory subsystem package. In some embodiments, the memory subsystem package includes memory units, a memory interconnect, and a data reorganization engine ("DRE"). The data reorganization engine includes a stream interconnect and DRE units including a control processor and a load-store unit. The control processor is adapted to execute instructions to control a data reorganization. The load-store unit is adapted to process data move commands received from the control processor via the stream interconnect for loading data from a load memory address of a memory unit and storing data to a store memory address of a memory unit.},
doi = {},
journal = {},
number = ,
volume = ,
place = {United States},
year = {Tue May 08 00:00:00 EDT 2018},
month = {Tue May 08 00:00:00 EDT 2018}
}

Patent:

Save / Share: