Radiation effects in advanced microelectronics technologies
- California Inst. of Tech., Pasadena, CA (United States). Jet Propulsion Lab.
The pace of device scaling has increased rapidly in recent years. Experimental CMOS devices have been produced with feature sizes below 0.1 {micro}m, demonstrating that devices with feature sizes between 0.1 and 0.25 {micro}m will likely be available in mainstream technologies after the year 2000. This paper discusses how the anticipated changes in device dimensions and design are likely to affect their radiation response in space environments. Traditional problems, such as total dose effects, SEU and latchup are discussed, along with new phenomena. The latter include hard errors from heavy ions (microdose and gate-rupture errors), and complex failure modes related to advanced circuit architecture. The main focus of the paper is on commercial devices, which are displacing hardened device technologies in many space applications. However, the impact of device scaling on hardened devices is also discussed.
- Sponsoring Organization:
- National Aeronautics and Space Administration, Washington, DC (United States)
- OSTI ID:
- 644128
- Report Number(s):
- CONF-970934-; ISSN 0018-9499; TRN: 98:008061
- Journal Information:
- IEEE Transactions on Nuclear Science, Vol. 45, Issue 3Pt3; Conference: RADECS 97: radiations and their effects on devices and systems conference, Cannes (France), 15-19 Sep 1997; Other Information: PBD: Jun 1998
- Country of Publication:
- United States
- Language:
- English
Similar Records
Impact of technology trends on SEU in CMOS SRAMs
Single-event effect ground test issues