Current induced annealing and electrical characterization of single layer graphene grown by chemical vapor deposition for future interconnects in VLSI circuits
- Department of Electronic Science, University of Delhi South Campus, Benito Juarez Road, New Delhi 110021 (India)
- Department of Electrical and Computer Engineering, National University of Singapore, Singapore 117576 (Singapore)
Single layer graphene (SLG) grown by chemical vapor deposition (CVD) has been investigated for its prospective application as horizontal interconnects in very large scale integrated circuits. However, the major bottleneck for its successful application is its degraded electronic transport properties due to the resist residual trapped in the grain boundaries and on the surface of the polycrystalline CVD graphene during multi-step lithographic processes, leading to increase in its sheet resistance up to 5 MΩ/sq. To overcome this problem, current induced annealing has been employed, which helps to bring down the sheet resistance to 10 kΩ/sq (of the order of its initial value). Moreover, the maximum current density of ∼1.2 × 10{sup 7 }A/cm{sup 2} has been obtained for SLG (1 × 2.5 μm{sup 2}) on SiO{sub 2}/Si substrate, which is about an order higher than that of conventionally used copper interconnects.
- OSTI ID:
- 22303539
- Journal Information:
- Applied Physics Letters, Vol. 105, Issue 11; Other Information: (c) 2014 AIP Publishing LLC; Country of input: International Atomic Energy Agency (IAEA); ISSN 0003-6951
- Country of Publication:
- United States
- Language:
- English
Similar Records
Layer-by-Layer Transfer of Multiple, Large Area Sheets of Graphene Grown in Multilayer Stacks on a Single SiC Wafer
Effect of graphite oxide solution concentration on the properties of multilayer graphene